没有合适的资源?快使用搜索试试~ 我知道了~
首页Quartus II Handbook 13.1 volume 1.2.3
资源详情
资源评论
资源推荐

© 2013 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos
are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as
trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its
semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and
services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service
described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying
on any published information and before placing orders for products or services.
November 2013 Altera Corporation Quartus II Handbook Version 13.1
Volume 1: Design and Synthesis
ISO
9001:2008
Registered

November 2013 Altera Corporation Quartus II Handbook Version 13.1
Volume 1: Design and Synthesis
Chapter Revision Dates
The chapters in this document were revised on the following dates.
Chapter 1. Managing Quartus II Projects
Revised: November2013
Part Number: QII52012-13.1.0
Chapter 2. Design Planning with the Quartus II Software
Revised: November 2012
Part Number: QII51016-12.1.0
Chapter 3. Quartus II Incremental Compilation for Hierarchical and Team-Based Design
Revised: November 2013
Part Number: QII51015-13.1.0
Chapter 4. Design Planning for Partial Reconfiguration
Revised: November 2013
Part Number: QII51026-13.1.0
Chapter 5. Quartus II Design Separation Flow
Revised: June 2012
Part Number: QII51019-12.0.0
Chapter 6. Creating a System With Qsys
Revised: November 2013
Part Number: QII51020-13.1.0
Chapter 7. Creating Qsys Components
Revised: November 2013
Part Number: QII51022-13.1.0
Chapter 8. Qsys Interconnect
Revised: November 2013
Part Number: QII51021-13.1.0
Chapter 9. Optimizing Qsys System Performance
Revised: May 2013
Part Number: QII51024-13.1.0
Chapter 10. Component Interface Tcl Reference
Revised: November 2013
Part Number: QII51023-13.1.0
Chapter 11. Qsys System Design Components
Revised: November 2013
Part Number: QII51025-13.1.0
Chapter 12. Recommended Design Practices
Revised: November 2013
Part Number: QII51006-13.1.0

iv Chapter Revision Dates
Quartus II Handbook Version 13.1 November 2013 Altera Corporation
Volume 1: Design and Synthesis
Chapter 13. Recommended HDL Coding Styles
Revised: November 2
013
Part Number: QII51007-13.1.0
Chapter 14. Managing Metastability with the Quartus II Software
Revised: June 2012
Part Number: QII51018-12.0.0
Chapter 15. Best Practices for Incremental Compilation Partitions and Floorplan Assignments
Revised: November 2013
Part Number: QII51017-13.1.0
Chapter 16. Quartus II Integrated Synthesis
Revised: May 2013
Part Number: QII51008-13.0.0
Chapter 17. Synopsys Synplify Support
Revised: November 2013
Part Number: QII51009-13.1.0
Chapter 18. Mentor Graphics Precision Synthesis Support
Revised: June 2012
Part Number: QII51011-12.0.0
Chapter 19. Analyzing Designs with Quartus II Netlist Viewers
Revised: November 2013
Part Number: QII51013-13.1.0

© 2013 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos
are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as
trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its
semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and
services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service
described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying
on any published information and before placing orders for products or services.
Quartus II Handbook Version 13.1
Volume 1: Design and Synthesis
November 2013
ISO
9001:2008
Registered
Section I. Design Flows
The Altera
®
Quartus
®
II design software provides a complete design environment
that easily adapts to your specific design requirements. This handbook is arranged in
chapters, sections, and volumes that correspond to the major stages in the overall
design flow. For a general introduction to features and the standard design flow in the
software, refer to the Introduction to the Quartus II Software manual.
This section is an introduction to design planning. It documents various specialized
design flows in the following chapters:
■ Chapter 1, Managing Quartus II Projects
Describes how to manage all the elements in your Quartus II project. You can save
multiple revisions of your project to experiment with settings that achieve your
design goals. Quartus II projects also support team-based, distributed work flows
and a scripting interface
■ Chapter 2, Design Planning with the Quartus II Software
This chapter is an overview of various design planning considerations: device
selection, early power estimation, I/O pin planning, and design planning. To help
you improve design productivity, it provides recommendations and describes
various tools available for Altera FPGAs.
■ Chapter 3, Quartus II Incremental Compilation for Hierarchical and Team-Based
Design
This chapter documents Altera’s incremental design and compilation flow, which
allows you to preserve the results and performance for unchanged logic in your
design as you make changes elsewhere, reduces design iteration time by up to 70%
so you achieve timing closure efficiently, and facilitates modular hierarchical and
team-based design flows using top-down or bottom-up methodologies.
■ Chapter 4, Design Planning for Partial Reconfiguration
This chapter provides a high-level guide to the use of partial reconfiguration in the
Quartus II software. Partial reconfiguration allows you to reconfigure a portion of
the FPGA dynamically, while the remainder of the device continues to operate.
■ Chapter 5, Quartus II Design Separation Flow
This chapter describes rules and guidelines for creating a floorplan with the
Design Separation flow. The Quartus II Design Separation flow provides the
ability to design physically independent structures on a single device. This allows
system designers to achieve a higher level of integration on a single FPGA, and
alleviates increasingly strict Size Weight and Power (SWaP) requirements.
剩余1680页未读,继续阅读




















安全验证
文档复制为VIP权益,开通VIP直接复制

评论2