没有合适的资源?快使用搜索试试~ 我知道了~
首页全志 F1C100s 和 F1C200s 的用户手册,带寄存器说明 User-Manual
全志 F1C100s 和 F1C200s 的用户手册,带寄存器说明 User-Manual
需积分: 0 63 下载量 133 浏览量
更新于2023-11-14
2
收藏 12.28MB PDF 举报
本文介绍了全志 F1C100s 和 F1C200s 的用户手册,包含了寄存器的详细说明。该手册版权归 Allwinner Technology Co., Ltd 所有,保留所有权利。同时,本文还提供了 F1C200s 数据手册的修订版本 1.0,版权同样归 Allwinner Technology Co., Ltd 所有,保留所有权利
Table of Contents
F1C200s Datasheet(Revision 1.2) Copyright © 2019 Allwinner Technology Co., Ltd. All Rights Reserved Page 16
4.2.5. Operation Mode ...................................................................................................................................... 146
4.2.5.1. Basic principle .............................................................................................................................. 146
4.2.5.2. Single-ended mode ...................................................................................................................... 146
4.2.5.3. Differential mode ......................................................................................................................... 147
4.2.5.4. Single touch detection ................................................................................................................. 147
4.2.5.5. Dual touch detection .................................................................................................................... 148
4.2.5.6. Touch pressure measurement ...................................................................................................... 148
4.2.5.7. Pen down detection, with programmable sensitivity .................................................................. 149
4.2.5.8. Median and averaging filter ......................................................................................................... 150
4.2.6. TP Register List ........................................................................................................................................ 151
4.2.7. TP Register Description ........................................................................................................................... 151
4.2.7.1. TP Control Register 0 .................................................................................................................... 151
4.2.7.2. TP Control Register 1 .................................................................................................................... 152
4.2.7.3. TP Control Register 2 .................................................................................................................... 153
4.2.7.4. TP Control Register 3 .................................................................................................................... 154
4.2.7.5. TP Interrupt FIFO Control Register ............................................................................................... 154
4.2.7.6. TP Interrupt FIFO Status Register ................................................................................................. 155
4.2.7.7. TP Common Data Register ............................................................................................................ 156
4.2.7.8. TP Data Register ........................................................................................................................... 156
4.3. Audio Codec ....................................................................................................................................................... 157
4.3.1. Overview ................................................................................................................................................. 157
4.3.2. Feature .................................................................................................................................................... 157
4.3.3. Block diagram .......................................................................................................................................... 157
4.3.4. Signal Description .................................................................................................................................... 157
Table of Contents
F1C200s Datasheet(Revision 1.2) Copyright © 2019 Allwinner Technology Co., Ltd. All Rights Reserved Page 17
4.3.5. Power Description ................................................................................................................................... 158
4.3.6. Function Description ............................................................................................................................... 158
4.3.6.1. ADC ............................................................................................................................................... 158
4.3.6.2. Stereo ADC ................................................................................................................................... 158
4.3.6.3. Mixer ............................................................................................................................................ 158
4.3.6.4. Headphone Mixer ......................................................................................................................... 158
4.3.6.5. ADC Record Mixer ........................................................................................................................ 158
4.3.6.6. Analog Audio Input Path .............................................................................................................. 159
4.3.6.7. FM Input ....................................................................................................................................... 159
4.3.7. Audio Codec Register List ........................................................................................................................ 160
4.3.8. Audio Codec Register Description ........................................................................................................... 160
4.3.8.1. DAC Digital Part Control Register ................................................................................................. 160
4.3.8.2. DAC FIFO Control Register ............................................................................................................ 162
4.3.8.3. DAC FIFO Status Register .............................................................................................................. 164
4.3.8.4. DAC TX DATA Register ................................................................................................................... 164
4.3.8.5. ADC FIFO Control Register ............................................................................................................ 165
4.3.8.6. ADC FIFO Status Register .............................................................................................................. 166
4.3.8.7. ADC RX DATA Register .................................................................................................................. 167
4.3.8.8. DAC Analog & Output MIXER Control Register ............................................................................ 167
4.3.8.9. ADC Analog and Input mixer Control Register ............................................................................. 169
4.3.8.10. ADC&DAC performance tuning Register .................................................................................... 170
4.3.8.11. Bias & DA16 Calibration Control Register 0 ................................................................................ 171
4.3.8.12. Bias & DA16 Calibration Control Register 1 ................................................................................ 172
4.3.8.13. DAC TX Counter Register ............................................................................................................ 172
Table of Contents
F1C200s Datasheet(Revision 1.2) Copyright © 2019 Allwinner Technology Co., Ltd. All Rights Reserved Page 18
4.3.8.14. ADC RX Counter Register ............................................................................................................ 172
4.3.8.15. DAC Debug Register ................................................................................................................... 172
4.3.8.16. ADC Debug Register ................................................................................................................... 173
4.3.8.17. ADC DAP Control Register .......................................................................................................... 173
4.3.8.18. ADC DAP Left Control Register ................................................................................................... 174
4.3.8.19. ADC DAP Right Control Register ................................................................................................. 175
4.3.8.20. ADC DAP Parameter Register ..................................................................................................... 176
4.3.8.21. ADC DAP Left Average Coef Register .......................................................................................... 177
4.3.8.22. ADC DAP Left Decay & Attack Time Register .............................................................................. 177
4.3.8.23. ADC DAP Right Average Coef Register ........................................................................................ 177
4.3.8.24. ADC DAP Right Decay & Attack Time Register ........................................................................... 178
4.3.8.25. ADC DAP HPF Coef Register ........................................................................................................ 178
4.3.8.26. ADC DAP Left Input Signal Low Average Coef Register .............................................................. 178
4.3.8.27. ADC DAP Right Input Signal Low Average Coef Register ............................................................ 178
4.3.8.28. ADC DAP Optimum Register ....................................................................................................... 179
Chapter 5. Display ............................................................................................................................................................. 180
5.1. TCON .................................................................................................................................................................. 181
5.1.1. Overview ................................................................................................................................................. 181
5.1.2. Feature .................................................................................................................................................... 181
5.1.3. Block Diagram ......................................................................................................................................... 181
5.1.3.1. LCD Timing Controller .................................................................................................................. 181
5.1.4. TCON Register List ................................................................................................................................... 182
5.1.5. TCON Register Description ...................................................................................................................... 183
5.1.5.1. TCON Control Register .................................................................................................................. 183
Table of Contents
F1C200s Datasheet(Revision 1.2) Copyright © 2019 Allwinner Technology Co., Ltd. All Rights Reserved Page 19
5.1.5.2. TCON Interrupt Register 0 ............................................................................................................ 183
5.1.5.3. TCON Interrupt Register 1 ............................................................................................................ 184
5.1.5.4. TCON FRM Control Register ......................................................................................................... 184
5.1.5.5. TCON FRM Seed0 Red Register .................................................................................................... 184
5.1.5.6. TCON FRM Seed0 Green Register ................................................................................................. 184
5.1.5.7. TCON FRM Seed0 Blue Register ................................................................................................... 185
5.1.5.8. TCON FRM Seed1 Red Register .................................................................................................... 185
5.1.5.9. TCON FRM Seed1 Green Register ................................................................................................. 185
5.1.5.10. TCON FRM Seed1 Blue Register ................................................................................................. 185
5.1.5.11. TCON FRM Table Register 0 ........................................................................................................ 185
5.1.5.12. TCON FRM Table Register 1 ........................................................................................................ 185
5.1.5.13. TCON FRM Table Register 2 ........................................................................................................ 186
5.1.5.14. TCON FRM Table Register 3 ........................................................................................................ 186
5.1.5.15. TCON0 Control Register .............................................................................................................. 186
5.1.5.16. TCON Clock Control Register ...................................................................................................... 187
5.1.5.17. TCON0 Basic Timing Register 0 .................................................................................................. 187
5.1.5.18. TCON0 Basic Timing Register 1 .................................................................................................. 187
5.1.5.19. TCON0 Basic Timing Register 2 .................................................................................................. 188
5.1.5.20. TCON0 Basic Timing Register 3 .................................................................................................. 188
5.1.5.21. TCON0 HV Timing Register ......................................................................................................... 188
5.1.5.22. TCON0 CPU Interface Control Register ....................................................................................... 189
5.1.5.23. TCON0 CPU Write Register ......................................................................................................... 190
5.1.5.24. TCON0 CPU Read Register .......................................................................................................... 190
5.1.5.25. TCON0 CPU Read NX Register .................................................................................................... 190
Table of Contents
F1C200s Datasheet(Revision 1.2) Copyright © 2019 Allwinner Technology Co., Ltd. All Rights Reserved Page 20
5.1.5.26. TCON0 IO Control Register 0 ...................................................................................................... 190
5.1.5.27. TCON0 IO Control Register 1 ...................................................................................................... 191
5.1.5.28. TCON1 Control Register .............................................................................................................. 191
5.1.5.29. TCON1 Basic Timing Register 0 .................................................................................................. 192
5.1.5.30. TCON1 Basic Timing Register 1 .................................................................................................. 192
5.1.5.31. TCON1 Basic Timing Register 2 .................................................................................................. 192
5.1.5.32. TCON1 Basic Timing Register 3 .................................................................................................. 193
5.1.5.33. TCON1 Basic Timing Register 4 .................................................................................................. 193
5.1.5.34. TCON1 Basic Timing Register 5 .................................................................................................. 193
5.1.5.35. TCON1 IO Control Register 0 ...................................................................................................... 193
5.1.5.36. TCON1 IO Control Register 1 ...................................................................................................... 194
5.1.5.37. TCON Debug Information Register ............................................................................................. 194
5.2. Display Engine Front-End ................................................................................................................................... 196
5.2.1. Overview ................................................................................................................................................. 196
5.2.2. Feature .................................................................................................................................................... 196
5.2.3. Block Diagram ......................................................................................................................................... 196
5.2.4. DEFE Register List .................................................................................................................................... 196
5.2.5. DEFE Register Description ....................................................................................................................... 198
5.2.5.1. DEFE Module Enable Register ...................................................................................................... 198
5.2.5.2. DEFE Frame Process Control Register .......................................................................................... 198
5.2.5.3. DEFE CSC Bypass Register ............................................................................................................. 199
5.2.5.4. DEFE Algorithm Selection Register ............................................................................................... 200
5.2.5.5. DEFE Line Interrupt Conrtol Register............................................................................................ 200
5.2.5.6. DEFE Input Channel 0 Buffer Address Register ............................................................................ 200
剩余351页未读,继续阅读
点击了解资源详情
点击了解资源详情
点击了解资源详情
2023-09-01 上传
2023-09-01 上传
2024-10-04 上传
2023-09-01 上传
2024-05-16 上传
2021-01-25 上传
QQ-2858498411
- 粉丝: 7
- 资源: 19
上传资源 快速赚钱
- 我的内容管理 展开
- 我的资源 快来上传第一个资源
- 我的收益 登录查看自己的收益
- 我的积分 登录查看自己的积分
- 我的C币 登录后查看C币余额
- 我的收藏
- 我的下载
- 下载帮助
最新资源
- Raspberry Pi OpenCL驱动程序安装与QEMU仿真指南
- Apache RocketMQ Go客户端:全面支持与消息处理功能
- WStage平台:无线传感器网络阶段数据交互技术
- 基于Java SpringBoot和微信小程序的ssm智能仓储系统开发
- CorrectMe项目:自动更正与建议API的开发与应用
- IdeaBiz请求处理程序JAVA:自动化API调用与令牌管理
- 墨西哥面包店研讨会:介绍关键业绩指标(KPI)与评估标准
- 2014年Android音乐播放器源码学习分享
- CleverRecyclerView扩展库:滑动效果与特性增强
- 利用Python和SURF特征识别斑点猫图像
- Wurpr开源PHP MySQL包装器:安全易用且高效
- Scratch少儿编程:Kanon妹系闹钟音效素材包
- 食品分享社交应用的开发教程与功能介绍
- Cookies by lfj.io: 浏览数据智能管理与同步工具
- 掌握SSH框架与SpringMVC Hibernate集成教程
- C语言实现FFT算法及互相关性能优化指南
安全验证
文档复制为VIP权益,开通VIP直接复制
信息提交成功